## 28.6 An 87% Efficient 2V-Input, 200A Voltage Regulator Chiplet Enabling Vertical Power Delivery in Multi-kW Systems-on-Package

Rinkle Jain<sup>1</sup>, Shunjiang Xu<sup>2</sup>, Rajiv Kaushal<sup>1</sup>, Carlos Mariscal<sup>1</sup>, Humberto Caballero<sup>3</sup>, Tamir Salus<sup>4</sup>, Christopher Schaef<sup>1</sup>, Anup Deka<sup>5</sup>, Aruna Payala<sup>5</sup>, Keng Chen<sup>6</sup>, Huong Do<sup>7</sup>, Jonathan Douglas<sup>7</sup>

¹Intel, Hillsboro, OR ²Intel, Santa Clara, CA ³Intel, Guadalajara, Mexico 6⁴Intel, Haifa, Israel 62°Intel, Bangalore, India 61°Intel, Hudson, MA 71°Intel, Chandler, AZ

High-performance computing for Al and supercomputing applications are pushing the power and performance envelopes exponentially in highly volume constrained environments. This market segment is driving up the complexity of systems on package (SoP) and, power delivery in conjunction with heat removal are emerging as dominant bottlenecks. These demand reticle sized dies, and the process yields often dictate disaggregated approaches where the SoP consists of numerous stacked dies, each with varied functionality (computing, high bandwidth memory, IO) that span across many challenging as the lateral edges of the SoCs are reserved for data interfaces. This segues into the need for a VR chiplet due to the following reasons.

(i) Power delivery needs to be vertical due to unavailability of resources along die edges and due to the high distribution losses from total currents upward of 1500A. (ii) It can enable many voltage domains, therefore simultaneous performance, and power advantages. (iii) An integrated voltage regulator on component dies competes with performance blocks for key resources, causes thermal hotspots and has limited IP availability.

Fig. A representative construct of a data center product with a 1kW SoP is shown in Fig. \$\frac{2}{5}\$28.6.1. A VR chiplet may be used on landside/dieside of the package as the bare die or on the backside of the motherboard on its own package. The latter construct requires the package balls to have adequate current carrying capability for the SoP.

The key contribution of this work is a compact and low profile, scalable standalone VR chiplet for large voltage domains. It delivers 200A thermal design current (TDC) at 0.75A/mm³ that rivals standard or custom discrete-component-based motherboard solutions. The high switching frequency of 65MHz in turn allows compaction and significantly lower decoupling requirements requirements. We demonstrate ganging capability that can support domain sizes of up to 500A. This VR comprises of 52 interleaved/parallel phases, uses distributed passives, i.e., high density MIM capacitors and on-package magnetic inductors and, native thin gate transistors on a 16 finFET CMOS of foundry process providing a cost-effective solution. The low-profile factor, i.e., 2.083mm total build height including package and ball attach, makes it compatible with cooling techniques while also presenting a viable option with lower overall power consumption.

A comparative study of various power overheads from 48V to the chip show that purely splooking at power delivery efficiency (conversion and distribution losses) only present the partial picture. We comprehend a third key component, i.e., how effectively the delivered power is utilized by the silicon. Factors like sharing rails across widely different functional blocks and dies, inter-die Vmin variation and the amount of high frequency decoupling in droop mitigation etc. come with the overheads of guard banding the operating voltage. Figure 28.6.1 shows power overhead comparison stacked up for a representative SoC tile of 500W, highlighting the reduced silicon power consumption in this approach resulting in ~10% lower power consumption at the 48V input, at identical workload/performance throughput.

5The VR chiplet utilizes buck converter topology with 4-phase interleaved PWM 🗏 modulation and voltage mode control (Fig. 28.6.2). Special considerations in architectural Choices and physical design that were crucial towards achieving high thermal design current (TDC) are delineated below. Figure 28.6.4 shows the basic building block, a phase 20 pair called 'zoog', arranged into phase0 (1) at the top (bottom), respectively, with a channel in the middle for current sensing, phase current balancing and other miscellaneous functions. The bumps are arranged into a 3 column by 4 row arrays for each phase minimizing X dimension per phase. The Vin/Vx/Vss pattern for each bump is shown, Vin is input power, Vxbr is the power train (PTR) bridge output and Vss is ground. By tiling and mirroring the basic power train (PTR) bumps on Y axis, 13 zoogs are organized at either side of the controller that is centrally located. This symmetric arrangement further reduces the distance of the control, bias, and current sensing signals between the zoogs and the controller. In total the chiplet has 52 phases, constituting a total of 624 bumps, capable of supporting up to 624A  $I_{ccmax}$  for short duration and 200A TDC for intended 5-year lifetime in real usage. Each of the 52 phases may be configured to select 4 independent phase angles to optimize for ripple reduction and transient performance.

With the large number of phase counts and the innate limitations of a voltage mode control, active phase current balancing is an essential feature. Figure 28.6.3 shows how phase current balancing (PCB) is accomplished at a system level, and detailed implementation of the PCB block. The current sensing out from the phases (Csx phase) comes into the PCB block, generating a replica, and both get converted into voltage signals by two thin-film resistors (TFRs). The branch going through TFR-1 is proportional to current within this phase. The branch going through TFR-2 will either be connected to a global phase current balancing voltage reference (PCB\_ref) wire, or unused depending on the mode. There are two modes on PCB\_ref generation. If averaging mode, the switch is closed for all phases, thus Csx voltage is averaged to generate the reference. In "primary-secondary" mode, only for one "primary" phase this switch is closed, thus the PCB\_ref is generated by this primary phase. During phase current balancing operation, each phase current voltage signal is compared against this PCB\_ref voltage signal to determine the duty cycle adjustment of this phase, thus achieving desired balancing.

Figure 28.6.4 shows the bump pattern together with package inductor design. The perphase inductors are realized on the 730µm thick core layer of the package, staggered to fit in the horizontal space. A magnetic layer that surrounds serially connected plated through-hole vias through the package core [4] increases inductance compared to air core inductors used in previous work, providing about 2.4nH per inductor.

Due to the large variation of  $\pm 2\%$  in the thin film resistors (TFR), and 10mm long dimension of this die, trimming of TFRs is necessary. It is achieved with a single current source (tfr\_trim\_cs) and a voltage reference (tfr\_trim\_vref) from the controller used during a serialized trimming sequence, controlled by digital FSM. This is done at cold boot (addresses drift and ageing), with trim\_done of one zoog launching trim\_trig of the next. A 5b TFR code is generated to have the voltage across the TFR carrying tfr\_trim\_cs to match the tfr\_trim\_vref. The trimming yields matched TFR resistance within 1 LSB at 3%.

The test chip is of the shuttle container size at 12×4mm², with circuits occupying 11×3mm² as shown in Fig. 28.6.7. A standard size package of 37.5×37.5mm² with 5-2-5 layers, houses 2 VR chiplets and 3 load dies that provide the MIM capacitance termination and are capable of steep and controlled on-package step loads for transient measurements. This is mounted in a socket with thermal head.

Efficiency measurements (Fig. 28.6.5) at different output voltages show peak efficiency at 87%. Measured efficiency from ganging the two VR chiplets, show intended operation at a representative 100A, limited by the current and the thermal capabilities of the socket and test setup. Small signal measurements using on die stimuli show closed loop gain crossover at 5MHz, and a phase margin of 70 degrees (Fig. 28.6.6). Careful tuning of compensation and debug is expected to yield higher bandwidth. Comparison with fully integrated DC/DC converters reported earlier show current capability improvement by 40x, thereby establishing this technology as a viable option for formidable currents and large voltage domains (Fig. 28.6.7).

In conclusion, we present a 2V input VR chiplet with distributed magnetic inductors on a package that demonstrates 40× current capability over existing integrated solutions at respectable efficiency, and three orders of magnitude higher volume current density compared with discrete solutions. This work establishes the proposed VR chiplet as an attractive and cost-effective power delivery solution for high current domains in multi-kW systems-on-package, for wide scale adoption.

## Acknowledgement:

The authors thank R. Sathish Kumar, Uday Y., T. Ganpule, A. Orbase, B. Kanthi, R. Kola, S. Tyagi, S. Borkar, L. Pizarro, C. Villareal for their support though various stages of this work.

## References:

[1] W. Gomes et al., "Ponte Vecchio: A Multi-Tile 3D Stacked Processor for Exascale Computing," *ISSCC*, pp. 42–43, Feb. 2022.

[2] E. A. Burton et al., "FIVR: Fully integrated voltage regulators on 4th gen Intel Core SoCs," *IEEE APEC*, pp. 432–439, Mar. 2014.

[3] C. Schaef et al., " A 12A  $I_{max}$ , Fully Integrated Multi-Phase Voltage Regulator with 91.5% Peak Efficiency at 1.8 to 1V, Operating at 50MHz and Featuring a Digitally Assisted Controller with Automatic Phase Shedding and Soft Switching in 4nm Class FinFET CMOS," *ISSCC*, pp. 306–307, Feb. 2022

[4] N. Sturcken et al., "A 2.5D Integrated Voltage Regulator Using Coupled Magnetic-Core Inductors on Silicon Interposer Delivering 10.8A/mm²," *ISSCC*, pp. 400–401, Feb. 2012

[5] K. Bharath et al., "Integrated Voltage Regulator Efficiency Improvement using Coaxial Magnetic Composite Core Inductors," *IEEE ECTC*, pp. 1286–1292, June 2021.

Cload

Vref CPS Vref to

compensator



die side/ land side on the package and backside of the motherboard.

techniques enabling 2-way ganging of VR chiplets.



Figure 28.6.3: Phase current balancing (PCB) enabling many phases and high- Figure 28.6.4: Physical design details: die bump pattern across the Vccin/Vxbr/Vss thermal design current scalability upto 240A. DCU is the domain control unit.

and distributed on-package magnetic inductors.





margin.

## **ISSCC 2024 PAPER CONTINUATIONS**



Figure 28.6.7: Die Layout, multichip package, test set up and comparison table.